

#### Overview

- Logic Design review
  - -Basic Building Blocks
  - Design Examples: Incrementer, Fifo
- Verilog: Coding Basic blocks
  - Use of Modules
  - -Gates, Mux/Demux, Registers
  - Data Values
  - Counter Example

#### Logic Design Review

Register Transfer Level (RTL) Design

#### Logic Design

Basic building blocks for Logic design are

- Gates
- -Muxes/Demuxes
- Registers/Memory
- Arithmetic Operations (Adder, Subtracter, Multipliers etc.)
- State machines
- -Any combinations of Above

#### Gates





















# Making new Modules, Using Existing Modules

Design Examples

#### • Example 1:

-A simple decrementer capable of counting number of clock cycles down to zero.

#### • Example 2:

-A four deep FIFO

#### Decrementer



### Four deep FIFO





#### **FIFO**





#### Other components





Introduction to Modules

Module: A reasonable size replicate-able block e.g. FIFO, counter and decrementer that we covered are good candidates.



#### fifo.v



#### fifo.v

```
module fifo(
input [15:0] data in,
input
             push,
input
      pop,
output [15:0] data out,
      fifo full,
output
output fifo empty
);
The code for modeling FIFO here
endmodule
```

#### counter.v

```
module counter(
input increment,
input decrement,
output[3:0] count
);

Code for modeling Counter
endmodule
```

```
module counter(
input increment,
input decrement,
output[3:0] count
```

```
module fifo(
input [15:0] data_in,
input push,
input pop,
output [15:0] data_out,
output fifo_full,
output fifo_empty
);
```

ling Counter

The code for modeling FIFO here

endmodule

```
module counter(
                         input increment,
                         input decrement,
                         output[3:0] count
wire push;
wire pop;
                                    ling Counter
wire [3:0] count;
counter counter inst1(
.increment (push),
.decrement (pop),
.count (count)
);
                        counter
```

#### Summary

- A block level hierarchy can be modeled as modules.
- Module is the basic building block.
- A module can be instantiated inside another module.
- Module can be replicated with a different instance name.



Basic building blocks

#### Basic Building Blocks

Basic building blocks for Logic design are

- Gates
- Muxes/Demuxes
- Registers/Memory
- -Arithmetic Operations (Adder, Subtracter, Multipliers etc.)
- State machines

#### What we are trying to do?

We are trying to model our building blocks using words and characters organized in a set of files

#### Modeling Gates

```
always @(*)
begin
    a = b & c & d;
end
    a = b \mid c \mid d;
    a = b ^ c ^ d;
    a = \sim b;
```

### Modeling Muxes/Demuxes

```
always @(*)
begin
    case (addr)
    2'd0: out = a;
    2'd1: out = b;
    2'd2: out = c;
    2'd3: out = d;
    endcase
end
```



#### Data Values

```
8'hXA
8'bXXXX 1010
8'hA
8'd10
8'b0000 1010
          Underscores
                        X's show don't
          are ignored
                      care values
   Base Format
    (b,o,d,h)
 Width
```

### Modeling Muxes/Demuxes

```
always @(*)
begin
  case (addr)
  2'd0: out = a;
  2'd1: out = b;
  2'd2: out = c;
  2'd3: out = d;
  endcase
end
```



### Modeling Muxes/Demuxes

```
always @(*)
begin
  case(addr)
  2'd0: {a,b,c,d} = {in,3'd0};
  2'd1: {a,b,c,d} = {1'd0,in,2'd0};
  2'd2: {a,b,c,d} = {2'd0,in,1'd0};
  2'd3: {a,b,c,d} = {3'd0,in};
  endcase
end
```



#### concatenation



### Modeling Muxes/Demuxes

```
always @(*)
begin
  case(addr)
  2'd0: {a,b,c,d} = {in,3'd0};
  2'd1: {a,b,c,d} = {1'd0,in,2'd0};
  2'd2: {a,b,c,d} = {2'd0,in,1'd0};
  2'd3: {a,b,c,d} = {3'd0,in};
  endcase
end
```



### Modeling Registers

```
always@(posedge clk)
begin
   if(reset) reg_out <= #1 0;
   else reg_out <= #1 reg_in;
end</pre>
```



#### Arithmetic Operations

c = a \* b;



#### Declarations

```
reg [16:0] c;
                          wire [16:0] c;
 always@(*)
                          assign c = a + b;
   c = a + b;
                   a[15:0]
What about a & b?
                                             c[16:0]
Should they be
                   b[15:0]
                               Adder
wire or reg?
 always@(posedge clk)
```

c <= #1 a + b;

#### Verilog Coding

- Make a Design Diagram
- Code all the building blocks
  - -Name the wires in the design diagram
  - Declare the module port list
  - -Start coding the logic elements one by one
  - Declare Variables

```
input
            clk,
input
         reset,
input
            increment,
input
          decrement,
output reg [3:0] count
);
           enable;
req
reg [3:0] mux out;
always@(*)
   enable = increment | decrement;
always@(*)
begin
    case(increment)
    1'b0: mux out = count-1;
    1'b1: mux out = count+1;
    endcase
 end
always@(posedge clk)
if (reset)
   count <= #1 0;
else if(enable)
   count <= #1 mux out;</pre>
endmodule
```

module counter(

#### Example 1: counter.v

